Betasoft Consulting Inc | Working Silicon – First Time, Every Time.
San Francisco Bay Area
Synaptics
Principal Silicon Architect, Touch
September 2011 to January 2015
Santa Clara, CA
Synaptics
Senior Analog Designer
August 2003 to August 2005
Synaptics
Senior Analog Design Contractor
March 2002 to August 2003
Synaptics
Director, Analog & Mixed Signal System & Verification
January 2015 to November 2018
San Jose, CA
Betasoft Consulting Inc.
President
San Francisco Bay Area
Synaptics
System Silicon Design Manager
August 2005 to September 2011
Innovative Semiconductors, Inc
Senior Mixed-signal Design Engineer
July 1999 to October 2001
Silicon development technical lead for Touchscreen CMOS controllers for mobile, tablet, and notebook PC applications. Oversee the technical aspects of silicon project definition and execution combining broad technical skills, technical lead skills and people skills to oversee a talented interdisciplinary design team. Also interact with internal departments such as Strategic Marketing and Business Units as well as... Silicon development technical lead for Touchscreen CMOS controllers for mobile, tablet, and notebook PC applications. Oversee the technical aspects of silicon project definition and execution combining broad technical skills, technical lead skills and people skills to oversee a talented interdisciplinary design team. Also interact with internal departments such as Strategic Marketing and Business Units as well as external customers to help shape Synaptics’ future core technologies.
What company does Rafael Betancourt work for?
Rafael Betancourt works for Synaptics
What is Rafael Betancourt's role at Synaptics?
Rafael Betancourt is Principal Silicon Architect, Touch
What industry does Rafael Betancourt work in?
Rafael Betancourt works in the Computer Hardware industry.
Who are Rafael Betancourt's colleagues?
Rafael Betancourt's colleagues are Anand Nagarkar, Yuan Liu, Magie Mensinger, charles cheng程传东, Mark Pude, Sarma Kolluru, Amal kamal, Vivien Wei, YaChi Ho, and Daniel Tzeng
📖 Summary
Principal Silicon Architect, Touch @ Synaptics Silicon development technical lead for Touchscreen CMOS controllers for mobile, tablet, and notebook PC applications. Oversee the technical aspects of silicon project definition and execution combining broad technical skills, technical lead skills and people skills to oversee a talented interdisciplinary design team. Also interact with internal departments such as Strategic Marketing and Business Units as well as external customers to help shape Synaptics’ future core technologies. From September 2011 to January 2015 (3 years 5 months) Santa Clara, CASenior Analog Designer @ Synaptics Designed analog circuits for low-power, low-cost capacitive and resistive sensing ASICs. Developed specifications for advanced mixed-signal capacitive sensing ASICs. Designed low-power oscillators and interfaced with layout contractor for post-layout verification. Technical lead responsible for project management; supervised and mentored junior designers and layout/mask design contractors From August 2003 to August 2005 (2 years 1 month) Senior Analog Design Contractor @ Synaptics Designed analog circuits for low-power, low-cost capacitive and resistive sensing ASICs. Designed low-power oscillators and interfaced with layout contractor for post-layout verification. From March 2002 to August 2003 (1 year 6 months) Director, Analog & Mixed Signal System & Verification @ Synaptics Responsible for a global team that performs AMS verification of complex capacitive Touch controllers, as well as integrated Touch and LCD Display Controllers (TDDI). Technical lead for various TDDI controller chips that have shipped millions of units. Worked with System Architects, Digital, Test, and Firmware teams to define complex interface specifications for analog touch and display control logic, and analog DFT. Worked closely with Apps, Firmware, and Test teams in NPI/MP of Touch and TDDI controllers. Provide technical support to field teams with RMA, and failure analysis investigations (DOE). From January 2015 to November 2018 (3 years 11 months) San Jose, CAPresident @ Betasoft Consulting Inc. You need custom silicon to be competitive in the marketplace. Have you been searching for a silicon expert you can trust to integrate your product into a chip? Do bugs before tapeout keep you up at night? Do you wish you had the time and expertise to set up a good mixed signal verification methodology that can help your team quickly implement new functionality with first silicon success? Do first silicon bugs set back your product development schedule? Do silicon revisions and ECOs wreak havoc with your budget and customer deliverables? Most electronic design leaders struggle with these same questions. You are not alone and we are here to help.Our Services: System Silicon Architecture, Custom Silicon Development, Silicon Project Planning and Management, Analog Mixed-signal Methodology & Verification, IP & Expert Witness Consulting. San Francisco Bay AreaSystem Silicon Design Manager @ Synaptics Managed the Digital and Mixed-signal CMOS design team that develops all current low-power, low-cost capacitive sensing ASICs for human interface applications (e.g., TouchPad and TouchScreens). Responsible for Design Quality, Cost and Schedules, Resource Allocation. Collaborate closely with Verification, Layout, and Test teams, and defined standards and procedures for development methodology, debug/verification, failure analysis, CAD tool selection/evaluation. Interfaced with Marketing, Systems Engineering, Applications, Software, and other internal customers to help define product requirements. Developed specifications for advanced mixed-signal capacitive sensing ASICs, including silicon roadmap (new project definition, MRD/PRD), technology scoping and feasibility (technical risks, as well as make vs. buy decisions). Performed in-house training for FAEs, managed external customer requests from the field.Grew the team from four people up to 10 full-time designers. Managed contractors (NDA, negotiated and wrote contracts, managed progress, deliverables review). Negotiated with third-party IP vendors as well as silicon foundries. Managed (functional and/or project) every significant silicon development over the last 5 years deployed in the majority of the current products.Silicon group representative to the IP committee, 1 patent issued. From August 2005 to September 2011 (6 years 2 months) Senior Mixed-signal Design Engineer @ Innovative Semiconductors, Inc USB 2.0: Designed 480Mb/s analog transceivers for USB 2.0 including cable driver, receiver, squelch detector, and clock recovery DLL in TSMC's 0.25um and 0.18um CMOS processes. Wrote specifications for 480MHz PLL clock synthesizer and interfaced with PLL design contractor for post-layout verification and performance characterization. Supervised two junior analog designers and layout/mask design contractor.IEEE-1394: Performed analog verification of 400Mb/s serial transceiver PHY using Mentor's Accusim simulator. Developed scripts in AMPLE to automate analog verification (PVT). Assisted with DRC and LVS of 1394 PHY chip in TSMC's 0.35um CMOS. Bench-tested, troubleshooted, and characterized 1394 PHY. Assisted with porting of IEEE-1394 PHY to UMC's 0.18um CMOS. From July 1999 to October 2001 (2 years 4 months)
Introversion (I), Intuition (N), Thinking (T), Judging (J)
3 year(s), 2 month(s)
Unlikely
Likely
There's 91% chance that Rafael Betancourt is seeking for new opportunities
Enjoy unlimited access and discover candidates outside of LinkedIn
Trusted by 400K users from
76% of Fortune 500 companies
The most accurate data ever
Hire Anyone, Anywhere
with ContactOut today
Making remote or global hires? We can help.
No credit card required
Rafael Betancourt's Social Media Links
/school/st... /redir/red...